Total No. of Questions—8]

[Total No. of Printed Pages—2

| Seat |      |
|------|------|
| No.  | 0.00 |

[5152]-139

## S.E. (E & TC/Electronics) (II Sem.) EXAMINATION, 2017 COMPUTER ORGANIZATION (2012 COURSE)

Time: Two Hours

Maximum Marks: 50

- **N.B.** :— (i) Neat diagrams must be drawn wherever necessary.
  - (ii) Figures to the right indicate full marks.
  - (iii) Use of logarithmic tables, slide rule, Mollier charts, electronic pocket calculator and steam tables is allowed.
  - (iv) Assume suitable data, if necessary.
- **1.** (a) What do you understand about pipelining? Explain with suitable example. [6]
  - (b) Perform the following division using restoring algorithm: [6] divided=1001 and . divisor=0101

Or

- 2. (a) What is basic performance equation and how is it related to clock rate and compiler design? [6]
  - (b) Reprint the following numbers into single precision and double precision format: [6]
    - (*i*) 309.1875
    - (ii) 178.1875.
- **3.** (a) Give the difference between hardwired control and microprogrammed control. [6]

P.T.O.

|           | <i>(b)</i>    | What is an interrupt ? What is the response of the C   | PU  |
|-----------|---------------|--------------------------------------------------------|-----|
|           |               | after recognition of interrupt ?                       | [6] |
|           |               | O $O$ $O$ $O$ $O$ $O$ $O$ $O$ $O$ $O$                  |     |
| 4.        | (a)           | What is multiple bus organization?                     | [6] |
|           | ( <i>b</i> )  | Explain exception used for debugging the program.      | [6] |
| <b>5.</b> | (a)           | Explain cache memory. Why is it used?                  | [7] |
|           | ( <i>b</i> )  | Draw 1 bit memory cell and how it works.               | [6] |
|           |               | Or Or                                                  |     |
| 6.        | (a) \         | Explain the connection of the memory to the processor. | [7] |
|           | ( <i>b</i> )× | Write a note on semiconductor RAM memories.            | [6] |
|           | y             |                                                        |     |
| <b>7.</b> | ( <i>a</i> )  | Draw architecture of 8086.                             | [7] |
|           | <i>(b)</i>    | Explain pipelining concept for 8086.                   | [6] |
|           |               | or                                                     |     |
| 8.        | (a)           | Explain Logical to physical addressing of 8086.        | [7] |
|           | <i>(b)</i>    | Explain Segment Registers of 8086.                     | [6] |
|           |               | Explain Segment Registers of 8086.                     |     |
| [5152     | ]-139         | 2                                                      |     |